台積電中心 專題講座

台積電-臺灣大學聯合研發中心 TSMC - NTU JOINT RESEARCH CENTER

## **PROF. JOHN ROBERTSON**<u>Towards reliable gate stacks</u> <u>on Ge and III-Vs channels</u>

## BIOGRAPHY

**Professor** John Robertson is a Professor of Electronic Engineering at Cambridge University, UK. He is a Fellow of the IEEE, the American Physical Society and of the Materials Research Society. He received his BA degree in Natural Science from Cambridge University and his PhD in Physics from Cambridge University. After working in industry for 18 years, he joined the Engineering Department of Cambridge University in 1994.

He has published about 600 journal papers, with over 33,000 citations and is a ISI highly cited author in Materials Science. His research interests are in electronic materials in general, such materials for the CMOS gate stack, high dielectric constant oxides, thin film transistors including amorphous semiconducting oxides, carbon nanotubes, graphene, diamondlike carbon and CVD processes.

He is an Associate Editor of Journal of Applied Physics, and has been on the Editorial Board of Physical Review



## <u>Abstract</u>

There are a number of proposals about how to deposit gate stacks with a fairly low density of interface traps, based on different ideas. Some of these use Al2O3 layers as a component of the gate stack. Some of this is based on the idea that TMA inserts into As-As dimer bonds on the surface, and/or that Al2O3 is a diffusion barrier to sub-surface oxidation of the III-V or to degradation on the Ge/GeO2 interface. But IMEC have noted that Al2O3 leads to lower reliability due to the energy defect spectrum of the Al2O3. Ways around this based on DFT calculations are presented.